

# Capacitors with an Equivalent Oxide Thickness of <0.5 nm for Nanoscale Electronic Semiconductor Memory

By Seong Keun Kim, Sang Woon Lee, Jeong Hwan Han, Bora Lee, Seungwu Han, and Cheol Seong Hwang\*

The recent progress in the metal-insulator-metal (MIM) capacitor technology is reviewed in terms of the materials and processes mostly for dynamic random access memory (DRAM) applications. As TiN/ZrO2-Al2O3-ZrO2/TiN (ZAZ) type DRAM capacitors approach their technical limits, there has been renewed interest in the perovskite SrTiO<sub>3</sub>, which has a dielectric constant of >100, even at a thickness ~10 nm. However, there are many technical challenges to overcome before this type of MIM capacitor can be used in mass-production compatible processes despite the large advancements in atomic layer deposition (ALD) technology over the past decade. In the mean time, rutile structure TiO<sub>2</sub> and Al-doped TiO<sub>2</sub> films might find space to fill the gap between ZAZ and SrTiO<sub>3</sub> MIM capacitors due to their exceptionally high dielectric constant among binary oxides. Achieving a uniform and dense rutile structure is the key technology for the TiO<sub>2</sub>-based dielectrics, which depends on having a dense, uniform and smooth RuO<sub>2</sub> layer as bottom electrode. Although the Ru (and RuO<sub>2</sub>) layers grown by ALD using metal-organic precursors are promising, recent technological breakthroughs using the RuO<sub>4</sub> precursor made a thin, uniform, and denser Ru and RuO<sub>2</sub> layer on a TiN electrode. A minimum equivalent oxide thickness as small as 0.45 nm with a low enough leakage current was confirmed, even in laboratory scale experiments. The bulk dielectric constant of ALD SrTiO<sub>3</sub> films, grown at 370 °C, was ~150 even with thicknesses ≤15 nm. The recent development of novel group II precursors made it possible to increase the growth rate largely while leaving the electrical properties of the ALD SrTiO<sub>3</sub> film intact. This is an important advancement toward the commercial applications of these MIM capacitors to DRAM as well as to other fields, where an extremely high capacitor density and three-dimensional structures are necessary.

## **1.** Introduction

The capacitor is an electric charge storing device that is used in a wide range of electric and electronic applications.

[\*] Dr. S. K. Kim, Dr. S. W. Lee, J. H. Han, B. Lee, Prof. S. Han, Prof. C. S. Hwang WCU Hybrid Materials Program Department of Materials Science and Engineering and Inter-university Semiconductor Research Center Seoul National University Seoul, 151-744 (Korea) E-mail: cheolsh@snu.ac.kr

### DOI: 10.1002/adfm.201000599

Very large scale capacitors are being explored, even in energy storage devices for the most effective energy usage.<sup>[1,2]</sup> In microelectronic devices, capacitors serve mainly as for electric charge storage and noise reduction components. Among the many semiconductor-related microelectronic devices, dynamic random access memory (DRAM) is possibly the device that depends mostly on the performance (high capacitance density with extremely low leakage current and low loss factor) of the capacitors. This is because the presence or absence of charge (or voltage) in a cell capacitor (see Figure 1a for schematic diagram of DRAM cell), which is accessed through a select (or cell) transistor, represents the 1 or 0 digital data, respectively. The ever-shrinking dimensions of DRAM cells with the increasing packing density have made the cell transistor and capacitor size increasingly smaller. As the DRAM senses digital data by the detecting the change in voltage of a bit line  $(\Delta V_b = \alpha V_{dd}C_c/(C_b + C_c))$ , where  $V_{\rm dd}$ ,  $C_{\rm c}$ , and  $C_{\rm b}$  are the operation voltage, cell capacitance, and bit line capacitance, respectively, and  $\alpha$  is a constant  $<\sim 1/2$ ) when the capacitor charge is dumped into it, a smaller sized capacitor requires higher capacitance density. The minimum  $\Delta V$  (~100–150 mV) required has not been scaled as much due to the finite noise of

the sense amplifier, and the capacitor burden of the scaled DRAM increases with decreasing  $V_{dd}$ . The degraded on/off switching performance of a cell transistor, which is quite detrimental to the writing into and keeping the data in the capacitor, has been alleviated by adopting a three-dimensional (3D) structure (e.g., recessed cell array transistor).<sup>[3]</sup> Therefore, the importance of the capacitor in DRAM is becoming more evident.

DRAM capacitors exist as trench and stacked types. However, as the trench type capacitors fade away from a ~50-60 nm technology node,<sup>[4]</sup> the only feasible way to obey Moore's law is to use a higher dielectric constant ( $\varepsilon$ ) material in conjunction with the metal electrode in a capacitor. Figure 1b shows the evolution in the capacitor dielectric and electrode material along with the structures over the past decade



and next years. It is apparent that an increasingly higher  $\varepsilon$  material has been used with the shrinking design rule. The major problem with a higher  $\varepsilon$  material is two-fold. It is usually accompanied with a decreasing energy gap  $(E_g)$ ,<sup>[5]</sup> which basically increases the risk of leakage-failure. The other is that a crystalline structure is needed to realize a higher  $\varepsilon$ . This usually does not favorably match with the extreme 3D structure of the DRAM capacitors because the optimal dielectric performance of a crystalline higher  $\varepsilon$  material is not necessarily guaranteed over a complicated 3D structure. There may be locally different compositions and crystalline structures depending on their location on the 3D structure. In addition, the generally rougher surface structure of a polycrystalline higher  $\varepsilon$  material also degrades the leakage current performance.<sup>[6]</sup>

There have been immense engineering efforts to optimize the capacitor structure using an appropriate combination of higher and lower  $\varepsilon$  materials, and a metal electrode. The most recent approach for this can be found from the tri-layered structure of tetragonal (or cubic)  $ZrO_2 \ (\varepsilon \approx 40)/amorphous \ Al_2O_3 \ (\varepsilon \approx 9)/amorphous \ Al_2O_3 \ Al_2O_3 \ (\varepsilon \approx 9)/amorphous \ Al_2O_3 \ Al_$ tetragonal (or cubic) ZrO2 with TiN electrodes (called ZAZ capacitor).<sup>[7,8]</sup> The use of TiN instead of conventional heavily doped poly-Si as an electrode also help improve DRAM capacitors owing to its higher electrical conductivity (negligible carrier depletion thickness) and absence of low  $\varepsilon$  interfacial SiO<sub>2</sub>. It should be noted that TiN has a higher mechanical strength than poly-Si, which is another critical factor for fabricating extremely tall 3D capacitors. All these engineering efforts have ensured the success of DRAM, which does not appear to have been replaced by any other type of memory for use as the main memory of a computer in near future, down to ~45-50 nm technology node. In these DRAMs, a minimum equivalent oxide thickness ( $t_{ox}$ ) of ~0.7–0.8 nm and a capacitor height of ~2  $\mu$ m with a cylindrical structure is used. This has been well summarized by Kuesters et al.<sup>[9]</sup> In addition, Niinistö et al. summarized the recent trends of atomic layer deposition (ALD), which is obviously the process of choice for the dielectric and electrode for such an extreme geometry, of these higher  $\varepsilon$  materials including the newly-highlighted rutile-structured TiO<sub>2</sub>.<sup>[10]</sup>

Along with these group IV binary oxides (and their slight modification by doping), there have been extensive studies of perovskite dielectrics, most typically SrTiO<sub>3</sub> (STO), which may





Cheol Seong Hwang received his Ph.D. degree from Seoul National University in 1993. After working at National Institutes of Standards and Technology as a postdoctoral fellow, he joined Samsung Electronics as a senior researcher in 1994. He has been a Professor of the department of material science and engineering in Seoul National

University since 1998. His current interests include DRAM capacitor, high-k gate oxide, TFT, new memories such as PRAM/RRAM, ferroelectric materials, and related devices. Dr. Hwang is a recipient of the Alexander von Humboldt Fellowship Award and the 7th Presidential Young Scientist Award of the Korean government.

offer a much larger  $\varepsilon$  value.<sup>[11]</sup> However, perovskite oxides have two serious disadvantages. First, their  $\varepsilon$  severely decreases with decreasing physical thickness in the range of interest. This has been dealt with extensively, both experimentally and theoretically.<sup>[11–14]</sup> The second is the much more complicated processes compared to binary oxides due to their multi-cation composition. The optimum  $\varepsilon$  value is acquired only in a very narrow stoichiometric range.<sup>[15-18]</sup> This has also been studied extensively in metal-organic chemical vapor deposition (MOCVD)<sup>[15,16]</sup> and ALD.<sup>[17,18]</sup> In addition, the TiN electrode appears to be incompatible with these very high  $\varepsilon$  materials due to (local) lattice mismatch, chemical interactions (interfacial oxidation and reaction), and low work function. This is also the case for the rutile TiO<sub>2</sub>. Therefore, there is a strong need for better electrodes. Ru or RuO<sub>2</sub> appear to be the most promising material at this moment.[19,20]

This article summarizes the authors' recent research results in the field of higher  $\varepsilon$  dielectric films including TiO<sub>2</sub>- and STO-based materials as well as Ru/RuO<sub>2</sub> electrodes aiming at



Figure 1. a) Schematic diagram of DRAM cells and a summary of the DRAM capacitor technologh evolution. b) Evolution in the capacitor dielectric and electrode material along with the structures over the past decade and next several years.



#### www.MaterialsViews.com

 $t_{\rm ox} < 0.5$  nm. Such a challenging  $t_{\rm ox}$  value will become necessary as the capacitor structure can no longer be cylindrical, as shown in Figure 1a, which will drastically decrease the surface area compared to previous generations. These topics have been dealt with by many other researchers but are not reviewed extensively in this article because they were recently summarized.<sup>[9,10]</sup> However, some of them are discussed in the necessary comparison with the authors' own results.

Before discussing the experimental results, the recent theoretical understanding on the dielectric properties of the metal/ dielectric interface are discussed briefly because this may be closely related to the ultimate limit of decreasing the  $t_{ox}$  for any given metal/dielectric/metal capacitors. The importance of the interface increases for such extremely scaled DRAMs capacitors because the physical thickness of the dielectric and metal electrode should be <~10 nm (Figure 1a).

## 2. Results and Discussion

# 2.1. The Metal/Dielectric Interface from the Theoretical Point of View

The metal/high- $\varepsilon$  dielectric interface usually suffers from degraded dielectric properties for various physical, chemical and electrostatic reasons.<sup>[13,14,21,22]</sup> In practice, complete elimination of interfacial contamination is almost impossible, even under the highly controlled environment of the DRAM fabrication lines. High- $\varepsilon$  materials are usually chosen based on their bulk dielectric constant, which implicitly assumes that the dielectric constants are well maintained in the thin film structures. For many dielectric materials, this premise appears to be valid down to the nanometer scale.<sup>[23,24]</sup> However, ferroelectric materials that possess large  $\varepsilon$  vales ( $\geq$ 100) challenge this assumption. In particular, the dependence of the dielectric constant on the thickness indicates the presence of an interfacial layer with a significantly lower dielectric constant than the value expected for the bulk. This layer is usually called the "dielectric dead layer," which suggests that the region is not functioning as the desired dielectric media. A dead layer was found even for epitaxial STO grown without thermal strain.<sup>[25]</sup> The existence of a dead layer will create a significant hurdle in future microelectronic devices. Therefore, considerable theoretical and experimental research effort has been devoted to understanding this phenomenon. The mechanism proposed to date can be divided into extrinsic and intrinsic effects. As extrinsic effects, the presence of dislocations, secondary phases and atomic inter-diffusion can distort the dielectric response at the interface. However, even if a metalinsulator interface is formed without imperfection and maintains the atomic sharpness, the interfacial dielectric constant can be different from the bulk. For example, it was suggested that field penetration into a metallic electrode can act as a dead layer.<sup>[13]</sup>

In the conventional first-principles method, the Fermi level should be uniquely defined throughout the whole system. However, this is not compatible with the capacitor structure under a finite bias because the Fermi levels in the two electrodes are different. This was resolved in two recent developments,<sup>[26,27]</sup> which enabled an investigation of the interfacial

### www.afm-journal.de

dielectric response on the atomic scale. In Ref.,<sup>[26]</sup> the use of localized Wannier functions allowed the polarization in the periodic metal-insulator heterostructures to be defined. A more straightforward approach was suggested in Ref.,<sup>[27]</sup> where the metal-insulator slab was used to describe half of the capacitor structure. The change in the electrostatic potential perturbed by the external bias provides information on the local dielectric response. Both methods should yield similar results as far as the surface effects in Ref.<sup>[27]</sup> can be ignored. Indeed, the results on Ag/MgO in Ref.<sup>[26]</sup> and Au/MgO in Ref.<sup>[27]</sup> agree well with each other. However, the local dielectric permittivity is more diffused within the Wannier-function approach, which overestimates the penetration depth of the metal electrodes. From the application to the ideal SrRuO<sub>3</sub>/STO interface,<sup>[28]</sup> it was found that the dielectric constant of STO is reduced significantly near the interface. In particular, when the thickness of STO is 2.7 nm, the calculated capacitance is 258 fFµm<sup>-2</sup>, which is much lower than the nominal value of 1600 fFum<sup>-2</sup>. In other words, the average dielectric constant is only ~80, which is one sixth of the theoretical bulk value (~490). The microscopic origin of the dead layer was attributed to the hardening of the lowest optical phonon mode, which accounts for most of the static dielectric constants. Figure 2 shows the estimated  $t_{ox}$  versus the STO thickness deduced from the theoretical results on the SrRuO<sub>3</sub>/ STO/SrRuO<sub>3</sub> capacitor in Ref.<sup>[28]</sup>. The bulk dielectric constant was set to 490 (theoretical value) and 300 (experimental value) for the solid and dashed lines, respectively. Since  $t_{ox}$  for a 12 nm-thick STO is approximately 0.65 nm experimentally (vide infra), Figure 2 suggests that there may still be room for further improvement. The dielectric dead layer was also found for Ni/ZrO2 interface.<sup>[27]</sup> One interesting observation in Ref.<sup>[27]</sup> is that the interfacial capacitance associated with the field penetration into the metal should be >1000 fFµm<sup>-2</sup> for both Au and Ni electrodes. This value is much higher than the estimations based on the Thomas-Fermi approximation in Ref.,<sup>[13]</sup> which is ~200 fF $\mu$ m<sup>-2</sup> for pure metals, such as Pt or Cu. An inspection of the electrostatic potential showed that the uniform electric field is screened extremely well and the field penetration into the metallic layer (defined by the outermost atomic positions) is negligible. Therefore, the Thomas-Fermi method in Ref.<sup>[13]</sup>



**Figure 2.** Predicted  $t_{ox}$  versus the thickness of STO inferred from the results in Ref.<sup>[28]</sup>.





certainly underestimates the screening capability of a uniform metallic surface. However, the interface roughness in real situations can compromise the metallic screening and result in finite field penetration. In addition, the existence and severity of the dead layer may vary over different combinations of electrodes and dielectrics.<sup>[28,29]</sup> For example, it was found that the interfacial effect is not significant in Pt/HfO<sub>2</sub> and RuO<sub>2</sub>/TiO<sub>2</sub> interfaces.<sup>[30]</sup> This suggests that the theoretical guideline would be useful for choosing the dielectric materials and metal electrodes to achieve the high density of capacitance.

# 2.2. TiO<sub>2</sub>-Based Binary High $\varepsilon$ Dielectric Films: Processing and Material Performances

### 2.2.1. Rutile $TiO_2$ Thin Film Growth by ALD

 $TiO_2$  with a rutile structure is quite eccentric in terms of the dielectric constant among binary oxides. Its very high  $\varepsilon$  value (170 and 90 along the c- and a-axis of its tetragonal crystal structure)<sup>[31]</sup> is due to the very high Born effective charges of Ti and O ions and the soft optical phonon mode in the crystal structure.<sup>[32]</sup> Although this material has been overlooked in high- $\varepsilon$  gate insulators of field effect transistors due mainly to the interfacial instability with the Si substrate,<sup>[33]</sup> the use of the metal electrode of the DRAM capacitor, particularly Ru and RuO<sub>2</sub>, does not have such a problem.

There are many reports on the CVD and ALD of TiO<sub>2</sub> films on a variety of substrates owing to its viable features in various applications, all of which cannot be referred in this article. The films can be grown with amorphous<sup>[34,35]</sup> or crystalline structures (brookite,<sup>[36]</sup> anatase,<sup>[37,38]</sup> and rutile<sup>[39,40]</sup>) depending on the processing conditions (most importantly the growth temperature) and precursors. However, the stringent requirement of the very conformal deposition over the extreme 3D structure of a DRAM capacitor obviously prefers the film being grown by ALD. However, most Ti-precursors decompose thermally at temperatures (≥400 °C) where the desired rutile structure is achieved when a non-lattice matched substrate is used.<sup>[41,42]</sup> Anatase has a much lower dielectric constant (~35-40) and brookite is unstable. Halide precursors, such as TiCl<sub>4</sub> or TiI<sub>4</sub>, can withstand high temperatures<sup>[39,43]</sup> but these precursors are much less compatible with the mass-production worthy ALD tools.

It was also reported, however, that the epitaxial growth of a TiO<sub>2</sub> film is possible even at a temperatures as low as 400 °C on a lattice matched substrate without requiring a high-vacuum environment.<sup>[44]</sup> This suggests that the crystalline structure of the TiO<sub>2</sub> can be easily controlled with respect to the type of substrate. According to this idea, the authors reported a rutile structured TiO<sub>2</sub> thin film growth on a Ru substrate at temperatures as low as 250 °C,<sup>[45]</sup> at which most of the MO-precursors remained intact, enabling a fluent ALD reaction to occur. The important factor was forming the interfacial RuO<sub>2</sub>, which has also a rutile structure and a good lattice match with rutile TiO<sub>2</sub>. RuO<sub>2</sub> can be grown either by in-situ or ex-situ methods.<sup>[45–47]</sup>

The most commonly used MO precursors for Ti are alkoxides, most typically Ti-tetra-isopropoxide (TTIP), which has a high enough vapor pressure (100 mTorr at 30  $^{\circ}$ C) and a reasonably high thermal decomposition temperature (~280  $^{\circ}$ C) in

typical ALD reactors. ALD TiO2 films were grown on Si, Pt and Ru substrates at temperatures ranging from 200 to 280 °C using  $H_2O$  or  $O_3$  as the oxygen source.  ${}^{[45,48]}$  When the films were grown on non-lattice matched substrates (Si and Pt) amorphous (near 200 °C) or anatase (~225-280 °C) TiO<sub>2</sub> films were grown, irrespective of the oxygen source.<sup>[45,48]</sup> The crystallization and growth rate was also dependent on the film thickness on the Si substrate. When the films were quite thin (<~10 nm at 250 °C), amorphous films were grown with a lower growth rate (0.038 nm/cycle) but they crystallized with a sudden increase in roughness and growth rate (0.2 nm per cycle) over that thickness.<sup>[48]</sup> Using O<sub>3</sub> as the oxidant, this transient behavior was not observed with a constant saturation growth rate of ~0.05 nm per cycle.<sup>[45]</sup> However, all these films are not promising as a DRAM capacitor dielectric due to their lower  $\varepsilon$  value (35-40) with relatively high leakage current.[45,48]

Rutile TiO<sub>2</sub> thin films were grown on a Ru electrode when the Ru surface was oxidized to RuO<sub>2</sub> either by the strong oxidation potential of the O<sub>3</sub>, O<sub>2</sub>-, or N<sub>2</sub>O-plasma oxygen sources at a growth temperature of 250 °C.<sup>[45,49,50]</sup> The rutile crystal structure of TiO<sub>2</sub> films was identified by X-ray diffraction and electron diffraction. More importantly, the bulk  $\varepsilon$  value extracted from the inverse slope of graph of  $t_{ox}$  vs. physical thickness ( $t_{phy}$ ) (Figure 3a),



**Figure 3.** a) Variation in the  $t_{ox}$  of TiO<sub>2</sub> films grown on various substrates as a function of film thickness.<sup>[45,56]</sup> (A-Ru: ALD Ru, S-Ru: sputtered Ru, two Ru substrates have different preferred orientation.) Reproduced with permission.<sup>[45]</sup> Copyright 2004, American Institute of Physics. b) Ru 3*d* XPS spectra of Ru substrates below 1 nm thick TiO<sub>2</sub> films, which are grown using O<sub>3</sub> and H<sub>2</sub>O as the oxygen source, respectively.<sup>[45]</sup> Reproduced with permission.<sup>[45]</sup> Copyright 2004, American Institute of Physics. c) GAXRD spectra of TiO<sub>2</sub> thin films on a Ru substrate with and without O<sub>3</sub> pretreatment.<sup>[46]</sup> Reproduced with permission.<sup>[46]</sup> Copyright 2006, American Institute of Physics. d) Relationship between  $t_{ox}$  and current density of TiO<sub>2</sub> films at an applied voltage of 0.8 V with various O<sub>3</sub> feeding times.<sup>[53]</sup> Reproduced with permission.<sup>[53]</sup> Copyright 2007, American Institute of Physics.



#### www.MaterialsViews.com

which represents more accurately the crystalline phase and preferred orientation free of the possible interface effect, was as high as 80-100.<sup>[45]</sup> Figure 3b shows the X-ray photoelectron spectra (XPS) of the Ru 3*d* peak from Ru substrates under 1 nm-thick TiO<sub>2</sub> films grown using O<sub>3</sub> (concentration ~ 400 Ng/m<sup>3</sup>) and H<sub>2</sub>O as the oxygen source, respectively.<sup>[45]</sup> A clear and stronger XPS signal from the RuO<sub>2</sub> phase was detected from the sample with O<sub>3</sub> reaction gas. H<sub>2</sub>O appears to oxidize Ru slightly but its coverage over the Ru surface was not sufficient to induce rutile TiO<sub>2</sub> growth.

It was later found that with the appropriate pre-oxidation of the Ru surface in an O<sub>3</sub> atmosphere (concentration ~400 Ng m<sup>-3</sup>) at ~250 °C, prior to TiO<sub>2</sub> deposition, ALD with the less oxidizing H<sub>2</sub>O oxygen source would still induce rutile TiO<sub>2</sub> film growth at the same growth temperature.<sup>[46]</sup> Figure 3c shows the XRD pattern of 27 nm-thick TiO<sub>2</sub> films on the non- and O<sub>3</sub>-pre-treated Ru substrates, respectively, when the TiO<sub>2</sub> film was grown with H<sub>2</sub>O. It is obviously identified that rutile TiO<sub>2</sub> was grown on the O<sub>3</sub>-pre-treated Ru substrate. Similar results were reported by other groups, not only on the RuO<sub>2</sub> but also on IrO<sub>2</sub>.<sup>[47,51,52]</sup> They commonly reported that local-epitaxy induced rutile TiO<sub>2</sub> growth at temperatures <~300 °C.<sup>[51,52]</sup>

The generation of denser and smooth RuO<sub>2</sub> on the Ru surface is the governing factor for achieving phase-pure and lowleakage TiO<sub>2</sub> films. The degree of Ru surface oxidation during the ALD of TiO<sub>2</sub> was controlled by varying the O<sub>3</sub> pulse time during ALD, and the resulting electrical performance was examined (Figure 3d).<sup>[53]</sup> Up to a O<sub>3</sub> pulse time of 3 s, all the leakage vs.  $t_{ox}$  data aligned on a single line suggesting that Ru had been appropriately oxidized with only a 1 s O<sub>3</sub> pulse time. However, when the O<sub>3</sub> pulse time was increased to 5 s, the leakage current was increased significantly due mainly to the increased roughness of the substrate. The root-meanroughness measured by atomic force microscopy of the film for the O<sub>3</sub> pulse time of <3 s and 5 s was ~1 and ~3 nm, respectively.<sup>[53]</sup> The surface roughness is a critical factor that affects the leakage current, as discussed in section 2.4.

Although these are quite promising results, there are two concerns regarding rutile  $\text{TiO}_2$  films. The first is that the  $\varepsilon$  value of the rutile  $\text{TiO}_2$  film was not as high as the bulk value along the c-axis. This might be due to the less optimum crystallographic growth direction of the film. In Figure 3a the two different  $\varepsilon$  values (83 and 100) were achieved from  $\text{TiO}_2$  films on the sputtered and ALD Ru electrodes, respectively, where the

two Ru films have different preferred growth directions.<sup>[45]</sup> The second was that the leakage current was rather high due to the relatively small  $E_{\rm g}$  (~3.1 eV) and the n-type nature of TiO<sub>2</sub> that forms the Schottky barrier height for electron transport with a magnitude ~1 eV either with Pt and RuO<sub>2</sub> electrodes.<sup>[54]</sup> These two problems are dealt with in the following sub-sections.

In passing, it was noted that a certain growth rate (roughly 0.05 nm min<sup>-1</sup>) of TiO<sub>2</sub> films was necessary to suppress the desorption of RuO<sub>2</sub>. When this growth rate was not reached, the Ru substrate was actually etched away through a disproportionation reaction  $(2RuO_2 \rightarrow Ru + RuO_4)$ .<sup>[55]</sup> This severely interferes with any oxide film growth on a Ru electrode using O<sub>3</sub> as the oxygen source.

#### 2.2.2. Rutile TiO<sub>2</sub> Film on Ru/TiN Electrode

Although Ru offers a feasible route for growing rutile TiO<sub>2</sub> films in a reasonable ALD window, a single layered Ru bottom electrode structure may not be commercially used in DRAM due to its high cost. A much more plausible method is to deposit a thin (<<5 nm) Ru film on the TiN bottom electrode structure, of which the fabrication process is well matured. Therefore, the bottom electrode structure is most likely double-layered (Ru/TiN) or even triple-layered (RuO<sub>2</sub>/Ru/TiN), as shown in Figure 1a. Interestingly, the preferred growth direction (101 direction) of Ru films by ALD on a TiN electrode, which is discussed more in section 2.4, is different from the crystallographic orientation of the sputtered films (more or less random or 002 direction preferred).<sup>[56]</sup> The rutile TiO<sub>2</sub> film on the optimized Ru (~2-3 nm-thick)/TiN electrode showed a  $\varepsilon$  value as high as 133.<sup>[56]</sup> Therefore, there may be more room for further improving the  $\varepsilon$  value toward 170, which is the value of a single crystal along the c-axis if the TiO<sub>2</sub> film the growth direction approaches the c-axis.

The growth of a Ru layer on a TiN electrode either by ALD or CVD is somewhat difficult due to the delayed nucleation of the Ru layer on the TiN.<sup>[57,58]</sup> This delayed nucleation of Ru was improved considerably when the TiN surface was activated by an Ar-plasma treatment<sup>[56,58]</sup> immediately before TiO<sub>2</sub> ALD. **Figure 4a** shows a cross-section transmission electron microscopy (TEM) image of TiO<sub>2</sub>/thin Ru (~5 nm)/TiN electrode that was grown on a poly-Si layer. The growth behavior of the Ru layer was quite different from the ideal case, which shows a uniform and smooth growth. Due to this abnormal behavior,



**Figure 4.** a) Cross-section TEM image of  $TiO_2$ /thin Ru/TiN/poly-Si stack structure. b) GAXRD patterns of 40 nm-thick  $TiO_2$  on i) (100 cycle)/untreated TiN, ii) Ru (100 cycle)/Ar plasma-treated TiN, iii) Ru (200 cycle)/untreated TiN, and iv) Ru (200 cycle)/Ar plasma-treated TiN. c) Overall dielectric performance of  $TiO_2$ /thin Ru/TiN stack structures.<sup>[56]</sup> Reproduced with permission.<sup>[56]</sup> Copyright 2009, American Institute of Physics.

ADVANCED FUNCTIONAL MATERIALS \_\_\_\_\_ www.afm-journal.de

there were several spots where the TiN was not coated with Ru when it was not thick enough ( $\geq -5$  nm). These spots eventually resulted in the formation of anatase TiO<sub>2</sub> because TiO<sub>2</sub> grows in that form on TiN. Figure 4b shows the grazing angle incidence XRD (GAXRD) patterns of the 40 nm-thick TiO<sub>2</sub> films grown by a plasma-enhanced ALD at 250 °C on the Ru/TiN stacked electrode layers.<sup>[56]</sup> Here, the TiN electrode was either Ar-plasma treated or untreated prior to Ru ALD, and Ru ALD cycles of 100 and 200, respectively, were adopted. When the Ru layer was thick enough (200 cycles), almost phase-pure rutile TiO<sub>2</sub> was formed, whereas a thinner Ru layer (100 cycles) on the non-treated TiN resulted in mixed rutile-anatase TiO<sub>2</sub> films. The TiO<sub>2</sub> film on the thinner Ru/plasma-treated TiN showed a negligible contribution from the anatase phase. The overall dielectric performance was also affected by the single phase formation, as shown in Figure 4c. The decreased  $\varepsilon$  value of the TiO<sub>2</sub> films on thinner Ru (<~2 nm)/non-treated TiN resulted in higher  $t_{ox}$  values at a given leakage current.<sup>[56]</sup>

# 2.2.3. Al-Doped $TiO_2$ Film for Abrupt Decrease of the Leakage Current

The results shown in sections 2.2.1 and 2.2.2 show that rutile TiO<sub>2</sub> is a promising capacitor dielectric in future DRAMs owing to its high  $\varepsilon$  value compared to other binary oxides, such as  $HfO_2$  and  $ZrO_2$ . However, its lower  $E_g$  and n-type nature generally results in a relatively high leakage current density, which limits the minimum achievable  $t_{ox}$  value to ~0.8 nm satisfying the leakage current density specification ( $<1 \times 10^{-7}$  A cm<sup>-2</sup> at an expected capacitor voltage of ~0.8 V). Indeed, the relatively small  $E_{\alpha}$  itself is not a direct source of the large leakage current. Leakage current mechanism analysis of Pt/TiO2/(RuO2)Ru structure showed that leakage current flow was governed by the Schottky emission at the metal/dielectric interface, suggesting that the interfacial Schottky barrier height ( $\phi_b$ ) is the factor governing leakage current.<sup>[54]</sup> If the Fermi level of an electrode is located at the center of the  $E_{\rm g}$ , both the electron and hole barrier heights are ~1.5 eV, which is large enough to sufficiently suppress carrier injection. However, the estimated  $\phi_b$  for electron injection was only ~1 eV, suggesting that the Fermi level was pinned to the upper half of the  $E_{\sigma}$  of TiO<sub>2</sub>. This is probably due to the surface charge screening effect by the donor state formed inside TiO<sub>2</sub>. TiO<sub>2</sub> is a well-known n-type wide band gap material due to electron self-doping by oxygen vacancies  $(V_0)$ .<sup>[59]</sup> Therefore, it was expected that acceptor doping (in this case Al) can compensate for the donor state and move the pinned Fermi level to a more optimal position. In addition, Al doping by ALD is a feasible method because of the very well established Al<sub>2</sub>O<sub>3</sub> ALD process.<sup>[60,61]</sup> Actually, the role of Al in TiO<sub>2</sub> is more complicated than such a simple acceptor doping model suggests, as revealed in detail in Ref.<sup>[54]</sup>.

Doping with Al was accomplished by replacing one of the TiO<sub>2</sub> deposition cycles (60–120) with an Al<sub>2</sub>O<sub>3</sub> cycle. **Figure 5a** shows the schematic energy band structure at the Pt/TiO<sub>2</sub> and Pt/ATO (ATO stands for the Al-doped TiO<sub>2</sub>) interfaces estimated by an analysis of the leakage current and XPS.<sup>[54]</sup> A first-principles calculation showed that the large  $E_g$  (~8 eV) of Al<sub>2</sub>O<sub>3</sub> does not increase the  $E_g$  of the ATO film. This is due to the limited hybridization of Al2*p* and Ti3*d* orbitals that constitute



**Figure 5.** a) Schematic energy band structure at the Pt/TiO<sub>2</sub> and Pt/ ATO interfaces. b) *J*–V curves of TiO<sub>2</sub> and ATO films on Ru electrodes. c) Overall summary of leakage current density at 0.8 V vs.  $t_{ox}$  for TiO<sub>2</sub> and ATO thin films.<sup>[54]</sup> (1/60, 1/90, and 1/120 stand for the Al/[Al±Ti] precursor feeding cycle ratio.) Reproduced with permission.<sup>[54]</sup> Copyright 2008, Wiley-VCH.

the conduction band. Therefore, the increased  $\phi_b$  (~1.5 eV) for electron injection for the Pt/ATO interface was attributed mainly to electro-static interactions between the interface Al ions and metal electrode, which induced suitable charge transfer.<sup>[54]</sup> Due to this optimized energy band shape near the interface, the leakage current density was decreased by ~10<sup>6</sup> times at the  $t_{ox} \approx 0.5$ –0.6 nm. (Figure 5c). Figure 5b shows the typical current density–voltage (*J*–*V*) curves of the TiO<sub>2</sub> and ATO films showing the largely suppressed *J* of the TiO<sub>2</sub> film by Al-doping.

Another interesting aspect is that there is a certain optimum Al concentration (~20 at%) at the metal/ATO interface (especially for RuO<sub>2</sub>/TiO<sub>2</sub>), where the system energy is minimized.<sup>[54,62]</sup> Along with the very rapid diffusion rate of Al in a growing TiO<sub>2</sub> film at 250 °C along the thickness direction, this thermodynamic driving force results in an almost identical interfacial Al concentration irrespective of the bulk Al-doping concentration.<sup>[62]</sup> It should be noted that the interfacial Al concentration is the key factor in reducing the leakage current density.<sup>[54]</sup> Therefore, this is a very promising property of the system, which can withstand the process variations. Further improvements in ATO on a RuO<sub>2</sub> electrode is reported in section 2.4.

## 2.3. SrTiO $_3$ Dielectric Thin Films: Precursor, ALD Process, and Performances

STO must obviously be a better capacitor dielectric than  $TiO_2$  or ATO in terms of the ultimately achievable dielectric constant

UNCTIONAL

www.afm-iournal.de



#### www.MaterialsViews.com

at room temperature (~300) given similar  $E_{\rm g}$  (~3.2 eV). However, this is not necessarily the case when the film becomes thin enough to be used (<~10 nm) in highly scaled DRAMs. This is due to the degraded dielectric performance of the metal (or conducting oxides)/dielectric interface, as discussed in section 2.1. It has been reported extensively that achieving the promising dielectric performance of STO films with thicknesses <~20 nm is not trivial even by sputtering.<sup>[63–66]</sup> This becomes even more obvious when the technically DRAMcompatible MOCVD and more preferably ALD processes are considered.

Approximately 10–15 years ago, there was extensive research on MOCVD of STO and (Ba,Sr)TiO<sub>3</sub> thin films.<sup>[67-70]</sup> However, they were not successful enough to be adopted in DRAMs for several reasons; immature MO precursor technology particularly for Sr (and Ba too), difficulty in achieving thickness and composition step coverage on an extreme 3D geometry,<sup>[71,72]</sup> and insufficiently high growth rate. While sluggish improvement has been made in this field, the much faster development in simpler binary oxides, such as Al<sub>2</sub>O<sub>3</sub>, HfO<sub>2</sub>, and ZrO<sub>2</sub>, due to the rapid improvements in ALD techniques has become the mainstream of DRAM capacitor technology. Currently, the necessity for STO is returning due to the need for an extremely small  $t_{ox}$ . Nevertheless, accumulated knowledge of the chemical reaction route of group II element precursors and realizing the complexity in fabricating 3D structures by MOCVD<sup>[73,74]</sup> has greatly assisted in the development of an ALD process of STO.[17,18,75-81]

ALD of multi-cation perovskite oxides (ABO<sub>3</sub>) is quite interesting in many aspects. Ideally, the alternating growth of AO and BO<sub>2</sub> with their fully saturated surface coverage would result in an invariant A/B ratio in the film, which is totally determined by the chemistry used. However, steric hindrance from volumetric precursor molecules usually results in partial coverage of the surface in a single growth cycle. Thus, the appropriate selection of cycle ratio (m/n, where m and n are the cycle numbers of AO and BO<sub>2</sub>, respectively, or SrO and TiO<sub>2</sub> in this case) has produced precise composition control to a stoichiometric Sr/Ti ratio in the film.

In the early stages of ALD STO research, the most common Sr-precursor was  $Sr(tmhd)_2$  ( $Sr(C_{11}H_{19}O_2)_2$ ), (tmhd 2,2,6,6-tetramethyl-3,5-heptanedione), which was reported to have limited ALD reactivity with H2O,[79] even though ALD of SrS using the same precursor has been reported to be feasible.<sup>[82]</sup> Therefore, an oxygen source with higher reactivity, such as O<sub>3</sub>, has been used to induce a more active ALD reaction with the Sr(tmhd)<sub>2</sub> precursor.<sup>[80]</sup> However, SrCO<sub>3</sub> films were grown instead of SrO, which was not alleviated even by combining TiO<sub>2</sub> layer growth. Ahn et al. used O<sub>2</sub>-plasma for the same Sr-precursor, and achieved almost carbonate-free STO films in ALD mode as well as promising electrical properties of the films after the appropriate post-deposition annealing (PDA) to crystallize them. However, they did not report the step coverage.<sup>[81]</sup> There is some concern with plasma-based ALD processes in terms of the step coverage over a severe 3D geometry. There was an earlier report of the ALD of STO and BaTiO3 films using the modified cyclopentadienyl (Cp)based group II precursors and H<sub>2</sub>O as the oxygen source.<sup>[75]</sup> These precursors react with H<sub>2</sub>O but their limited thermal stability during vaporization and thermal decomposition behavior at the typical ALD temperature window (<  $\sim$ 350 °C) has hindered the further improvement of this process.<sup>[79]</sup>

The authors revisited an earlier report of the ALD and MOCVD of STO films,<sup>[70,83]</sup> and found that the Sr(tmhd)<sub>2</sub> precursor was usually vaporized at temperatures higher than its melting temperature (~200 °C) to achieve a high enough vapor pressure. However, this was also a viable condition for the oligomerization of the precursor molecules of which the chemical reactivity with H<sub>2</sub>O should be degraded significantly compared to that of the monomer molecules.<sup>[76]</sup> Therefore, the vaporization of Sr(tmhd)<sub>2</sub> precursor at temperatures <200 °C (typically 180-190 °C to achieve a not too low vapor pressure) was adopted and the more monomer-like Sr(tmhd)<sub>2</sub> precursor molecules were vaporized. They react with H<sub>2</sub>O to form SrO (not SrCO<sub>3</sub>) and STO films when combined with the TiO<sub>2</sub> ALD steps at a typical growth temperature of 250 °C.<sup>[76]</sup> The selflimiting growth behavior with respect to the precursor pulse. oxygen source pulse and purge time was confirmed showing that a genuine thermal ALD reaction can be achieved using this method.<sup>[76,77]</sup> Figure 6 (a) shows the changes in the growth rate of SrO and STO films as a function of the vaporization temperature of Sr(tmhd)<sub>2</sub>. The graph shows the fluent ALD growth of SrO and STO when the monomer-like Sr(tmhd)<sub>2</sub> molecules were supplied.<sup>[77]</sup> In addition, the growth rate of SrO was largely increased when it was intermixed with TiO<sub>2</sub> to grow STO films with respect to single SrO growth, which can be ascribed to the catalytic effect of the TiO2 surface. A highly conformal thickness and cation-composition step coverage over an extreme 3D geometry was also confirmed (Figure 6b).<sup>[76]</sup> However, the asgrown films were mostly amorphous with a fairly lower density than the theoretical value, which caused a serious problem during crystallization annealing. Here, the substrate was a typically sputtered Ru film. PDA at temperatures >~600 °C was performed to achieve the crystallized films but this also results in significant thickness shrinkage (~70%-80% of the original thickness, Figure 6c)<sup>[84]</sup> as well as micro-cracking along the grain boundaries. (Figure 6d)<sup>[77]</sup> This evidently degraded the leakage current density so that the crystallized films became incompatible with the DRAM application. These discouraging properties were attributed mainly to the low ALD temperature (<~280 °C), which resulted in an amorphous film, due to the limited thermal stability of Ti-precursor used, TTIP.

In an attempt to solve this problem, Ti(O-iPr)<sub>2</sub>(tmhd)<sub>2</sub> (Ti(Oi-C<sub>3</sub>H<sub>7</sub>)<sub>2</sub>(C<sub>11</sub>H<sub>19</sub>O<sub>2</sub>)<sub>2</sub>, abbreviated as Ti22 here) was used as the Ti-precursor, which showed a thermal decomposition behavior at ALD temperatures >~390 °C.<sup>[84]</sup> Even better thermal stability was achieved from the Ti(t-BuO)<sub>2</sub>(tmhd)<sub>2</sub> but the extreme bulkiness of this Ti-precursor resulted in a non-stoichiometric film (maximum Ti concentration of ~ 20% was obtained in the film even at a very low Sr/Ti cycle ratio). Ti22 could achieve a Sr/ Ti ratio of 50/50 in the film at an appropriate Sr/Ti cycle ratio. Therefore, the thermal ALD of a STO film was attempted using Sr(tmhd)<sub>2</sub> and Ti22 with H<sub>2</sub>O at growth temperatures up to 390 °C (typically at 370 °C). The film density increased significantly with no notable thickness shrinkage after PDA (Figure 6c). The saturated ALD growth behavior with respect to the Sr(tmhd)<sub>2</sub> and Ti22 pulse time was also confirmed (Figure 7a).<sup>[84]</sup> However, the as-grown film was still amorphous on the



**Figure 6.** a) Variation in the growth rate of SrO and STO films as a function of vaporization temperature of  $Sr(tmhd)_2$  which shows the fluent ALD growth of SrO and STO when the monomer-like  $Sr(tmhd)_2$  molecules were supplied.<sup>[77]</sup> Reproduced with permission [77]. Copyright 2007, American Institute of Physics. b) Highly conformal thickness and cation-composition step coverage over an extreme 3D geometry.<sup>[76]</sup> Reproduced with permission [76]. Copyright 2005, American Institute of Physics. c) Thickness shrinkage depending on the PDA temperature.<sup>[84]</sup> Reproduced with permission [84]. Copyright 2008, American Institute of Physics. d) The creation of micro-cracking along the grain boundaries after the PDA.<sup>[77]</sup> Reproduced with permission [77]. Copyright 2007, American Institute of Physics.

non-lattice matched Ru electrode, and the PDA resulted in a large grain size (>>100 nm in diameter). There was little evidence that the Ru surface had been oxidized to RuO<sub>2</sub>. The leakage current was not promising either after PDA, probably due to the presence of micro- or nano-scale cracks and crystal-lization-induced stress, even though the amorphous films were highly insulating (Figure 7b). Therefore, it became evident that the in-situ crystallization was inevitable to achieve a low enough leakage current. This was already reported for sputtered STO films even on a better lattice matched Pt electrode.<sup>[68]</sup> Moreover, a substrate temperature of at least ~450 °C was necessary to achieve in situ crystallization in the sputtering process.<sup>[68]</sup>

In situ crystallization in ALD was attempted using a so called two-step process, where the thin crystallized (~3–5 nm) layer of STO was deposited first followed by the main layer (>~10 nm) of STO.<sup>[84,85]</sup> The thin crystallized layer of STO (called the seed layer) can be grown by ALD at 370 °C, in which the film is still amorphous, followed by crystallization annealing at 650–700 °C. Due to local lattice match between the crystallized seed layer and main layer, the overall film was crystallized in situ with an average grain size of <<~50 nm (Figure 7c, where no boundary between the seed layer and main layer was observed). The in situ crystallized STO film was grown preferably along (100) orientation on Ru, confirmed by XRD examination. The crystallized seed layer appeared to contain a certain amount of SrRuO<sub>3</sub>, which did not harm the in-situ crystallization process. The in situ crystallized film maintained a similar structure to the as-deposited film, resulting in very promising electrical properties (Figure 7d).

The structural and electrical properties of the STO film achieved by a two-step process appeared to be quite promising. However, the slow growth rate of the STO films (typically ~0.015 nm per cycle of each component cycle) was not compatible with the mass-production process.<sup>[84,85]</sup> In addition, the two-step process itself also takes a long time to complete the capacitor fabrication. This was attributed mainly to the slow growth rate of the SrO layer, which actually decreased the TiO<sub>2</sub> growth rate on top, even with the assistance of the catalytic enhancement of a TiO<sub>2</sub> layer. The TiO<sub>2</sub> growth rate using the Ti22 and H<sub>2</sub>O was also quite slow (0.025 nm per cycle at 370 °C). This might be due to either a higher bonding energy between the  $\beta$ -diketone ligand with the Ti ions or the bulkiness of the precursors.

Holme and Prinz reported first and second ligand dissociation energies of various Sr- and Ba-MO precursor molecules based on the first-principles calculation results.<sup>[86]</sup> According to the report, Cp based ligands generally have a much lower first dissociation energy (~2.5–3.1 eV depending on the modified Cp ligand structure) than that of tmhd ligands (~5 eV). This can explain the insufficient thermal stability of the Sr- and Baprecursors with the buthoxy-Cp ligands at these vaporization and ALD temperatures.<sup>[79]</sup> However, this problem was largely mitigated by better control of precursor-molecule synthesis process and higher purity. Moreover, the authors recently achieved a highly stable ALD process for STO films with



**Figure 7.** a) Saturated ALD growth behavior with respect to the (left)  $Sr(tmhd)_2$  and (right) Ti22 pulse time at the growth temperature of 370 °C.<sup>[84]</sup> Reproduced with permission [84]. Copyright 2008, American Institute of Physics. b) Leakage current behavior of STO films when the seed layer was used or not. c) (left) TEM image of the in situ crystallized STO film with an average grain size of << ~50 nm, where no boundary between the seed layer and mainly was observed, (right) (100) preferred growth of STO film.<sup>[84]</sup> d) *J* (at 0.8 V) vs.  $t_{ox}$  performance showing very promising electrical properties of STO films. Reproduced with permission [84]. Copyright 2008, American Institute of Physics.

Sr(iPr<sub>3</sub>Cp)<sub>2</sub> and Ti22, as shown below. The combined use of O<sub>3</sub> and H<sub>2</sub>O as the oxygen source was essential for achieving a higher ALD temperature. In this study, O3 and H2O were used as the oxygen source for the growth of TiO<sub>2</sub> and SrO layers, respectively. H<sub>2</sub>O was the preferred oxygen source considering the possible carbon contamination when O3 was used. However, the Sr(iPr<sub>3</sub>Cp)<sub>2</sub> precursor was prone to thermal decomposition at temperatures as low as 320 °C when they were pulsed on the OH-terminated surface. Figure 8a shows the change in the layer density of Sr as a function of the ALD temperature when the number of growth cycles was 33. Here, O<sub>3</sub> (abbreviated as SO process) or H<sub>2</sub>O (abbreviated as SH process) was used as the oxygen source. The Sr layer density was generally higher when H<sub>2</sub>O was used, indicating a stronger ALD reaction between the surface OH-group and this Sr-precursor. The Sr layer density increased abruptly at ~330 °C when H<sub>2</sub>O was used, suggesting that thermal decomposition of the Sr(iPr<sub>3</sub>Cp)<sub>2</sub> precursor began at this temperature. This agrees with previous reports.<sup>[79]</sup> However, this decomposition behavior can be retarded at higher temperatures (~390 °C) when  $O_3$  is used as the oxidant (Figure 8a) or the Sr-precursor is pulsed onto the O3-pulsed Ti-O surface, as shown in Figure 8b. Here, TH and TO correspond to the TiO<sub>2</sub> layer growth steps using H<sub>2</sub>O and O<sub>3</sub>, respectively, and each step was repeated twice before commencing a SH step. Interestingly, in the THSH process, the Sr-layer density increased abruptly at ~350 °C, suggesting that the Srprecursor had decomposed thermally at this temperature,

while it did not show such an abrupt change up to 390 °C in the case of the TOSH process. This suggests that the thermal decomposition of the  $Sr(iPr_3Cp)_2$  precursor can be retarded in the ALD process of a STO film using O<sub>3</sub> as the oxygen source for Ti-precursor. More details on this ALD-STO process will be reported elsewhere.<sup>[87]</sup>

Therefore, STO film growth was achieved in ALD mode at a growth temperature of 370 °C with the TOSH process sequence due to the suppressed thermal decomposition of the Sr(iPr<sub>3</sub>Cp)<sub>2</sub> precursor. Interestingly, Kosola et al. used the THSO process sequence to grow STO films using the Sr(tmhd)<sub>2</sub> and Ti(OCH<sub>3</sub>)<sub>4</sub> as the Sr- and Ti-precursors, respectively.<sup>[80]</sup> With this process sequence, they encountered severe SrCO<sub>3</sub> formation.<sup>[80]</sup> Figure 8c shows the changes in the STO film thickness as a function of the unit cycle number on 3 nm-thick TiO<sub>2</sub> coated Ru (closed symbol) and bare Ru (open symbol) substrates when the TO : SH cycle ratio was 3:1 and 5:1, respectively. Here, the unit cycle number denotes the total number of TiO<sub>2</sub> and SrO cycles. (e.g., the total number of cycle was 100 when (3  $TiO_2$  cycles + 1 SrO cycle) was repeated 25 times) The growth rates calculated from the slopes were 0.107 and 0.075 nm per cycle when the TO/ SH cycle ratio was 3:1 and 5:1, respectively. The larger growth rate for the 3:1 cycle ratio was due to the higher growth rate of the SrO layer than the TiO<sub>2</sub> layer.<sup>[87]</sup> These growth rates were 7 and 5 times faster than those of the ALD STO process using Sr(tmhd)<sub>2</sub> and Ti22, respectively. This is a very encouraging result in terms of mass-production compatibility.

FUNCTIONAL



Figure 8. a) Growth characteristics of SrO with the sequences SH and SO as a function of the growth temperature on Ru substrate. b) Growth characteristics of STO with the sequences THSH and TOSH as a function of the growth temperature on Ru substrate. c) Growth rate of STO on Ru and TiO<sub>2</sub>-coated Ru substrates at 370 °C with the sequence TOSH.<sup>[87]</sup>

The as-deposited film was also amorphous when no-seed layer was used. In addition, the incorporation of Sr onto the Ru surface was enhanced strongly compared to the TiO<sub>2</sub> layer, resulting in a Sr-rich composition at the film/Ru interface.<sup>[87]</sup> This prevented precise composition control to the stoichiometric Sr/Ti ratio and achieving promising electrical properties. Therefore, the Ru surface was coated with a  $\sim$  3 nm thick TiO<sub>2</sub> layer before STO seed layer (4 nm thick) growth, which can suppress the enhanced Sr-incorporation. The thin STO seed layer was annealed as before and the main in situ crystallized STO layer was subsequently deposited. Figure 9a shows the change in the measured  $\varepsilon$  value of an 18~22 nm thick STO layer as a function of the Ti/Sr cycle ratio. The  $\varepsilon$  value showed a maximum value of ~90 at a Ti/Sr cycle ratio of 3:1, where the overall Sr/Ti ratio (51:49) of the film was closest to the stoichiometric value. This rather smaller  $\varepsilon$  value was attributed to the interface layer effect. Therefore, the bulk  $\varepsilon$  value was estimated from the inverse-slope of the  $t_{ox}$  vs.  $t_{phys}$  graph (inset figure of Figure 9a), and it was 146 suggesting a high quality STO layer despite its higher growth rate. Figure 9b shows a typical J-V curve of a 12.2 nm thick film ( $t_{\rm ox}$  = 0.68 nm). The *J* value was maintained as low as ~2 ×  $10^{-8}$  A cm<sup>-2</sup> at V ranging from -1.0 to 1.2 V. The inset figure in Figure 9b shows the J (at 0.8 V) vs.  $t_{ox}$  performance of the STO films.  $t_{ox}$  can be scaled down to <0.6 nm with a safe leakage current density. This is a very promising result considering the much higher growth rate. There may be room for further



**Figure 9.** a) Variation of the measured  $\varepsilon$  value of the 18~22 nm thick STO layer as a function of Ti/Sr cycle ratio. inset) The bulk  $\varepsilon$  value estimated from the inverse-slope of the  $t_{ox}$  vs.  $t_{phys}$  graph at a cycle ratio 3:1. b) A typical *J*–V curve of a 12.2 nm thick film ( $t_{ox} = 0.68$  nm) which shows very low leakage current. inset) The *J* (at 0.8 V) vs.  $t_{ox}$  performance of the STO films.<sup>[87]</sup>

improvement by optimizing the bottom electrode, as shown in section 2.4.

The ALD of a STO film directly on a TiN electrode will eventually be necessary at the mass-production stage. Therefore, recent reports by the IMEC group are quite interesting and promising. They reported the ALD growth of a STO film using the Sr(t-Bu<sub>3</sub>Cp)<sub>2</sub>, Ti(OCH<sub>3</sub>)<sub>4</sub>, as the Sr- and Ti-precursors, respectively, and H<sub>2</sub>O as the oxygen source at an ALD temperature of 250 °C.<sup>[17,88]</sup> The Sr-rich composition, which is generally less favorable than the stoichiometric composition on noble metal electrodes, was essential to achieve the optimal electrical properties ( $t_{ox} = 0.49$  nm and  $J = -10^{-7}$  A cm<sup>-2</sup> at 0.8 V) when the maximum thermal budget was limited to 550 °C.<sup>[89]</sup> The bulk dielectric constant after crystallization annealing (the asdeposited film was amorphous) was ~150, which is similar to the present result. The authors' preliminary attempt to grow the STO films using this method was unsuccessful, probably due to the higher growth temperature (370 °C), which may induce severe oxidation of the TiN bottom layer. Further efforts in this area will be necessary.

#### 2.4. Ru and RuO<sub>2</sub> Electrodes: Nucleation and Roughness

The considerable interest in the Ru layer as the metal electrode for MIM capacitors in DRAM was initiated by its easy dry

> etching capability using an O2-plasma based etching gas.<sup>[90,91]</sup> Formerly, Pt had attracted a great deal of attention owing to its chemical inertness, high work function, and better lattice match with perovskite oxide dielectrics and ferroelectrics. However, the extreme difficulty in etching has yielded its position to Ru. Although a thick noble metal layer is not supposed to be dry-etched directly to form a 3D node structure in the present integration scheme (Figure 1a), Ru has another merit over Pt. As shown in Figure 1 and discussed in detail in section 2.2.2, the most feasible storage node structure will be a Ru/TiN double or RuO2/Ru/TiN triple layer. RuO2 may form a more favorable interface with the dielectric layer, as discussed in section 2.1.



#### www.MaterialsViews.com

The underlying electrode layer is prone to oxidation during the deposition of a dielectric layer and PDA. When the underlying TiN was oxidized (this is feasible even when the overlying noble metal layer remains intact due to the higher oxidation potential of Ti than Ru or Pt and the very thin layer thickness of Ru or Pt), the contact resistance between the capacitor and select transistor becomes too high or the conductivity of the electrode stack itself becomes too low to be used.<sup>[74]</sup>

The thin Pt layer catalyzes the oxidation of the underlying TiN layer so that oxidation of the TiN interface became even more serious than the oxidation of the bare TiN layer. The thin Ru (and also Ir) offered slight protection from oxidation.<sup>[92]</sup> In addition, there has been significant improvement in the MOCVD and ALD of Ru (and partly RuO<sub>2</sub>) thin films over the past decade. Therefore, Ru and RuO<sub>2</sub> are the most feasible electrode materials when the noble metal layer should really be adopted.

MOCVD of the Ru layer was attempted using a range of precursors.<sup>[55,93–96]</sup> However, most are based on the oxidative decomposition of the MO Ru-precursor and subsequent reduction of the  $\text{RuO}_x$  layer. This is a feasible route for forming the noble metal layer because of the lower oxidation potential of  $\text{RuO}_2$  compared to those of CO, CO<sub>2</sub> and

 $H_2O$ .<sup>[97]</sup> However, they usually show somewhat poor nucleation behavior on most substrates including SiO2 and TiN (or  $TiO_x N_y$ ), which are the two materials over which the Ru layer was deposited.<sup>[58,98]</sup> Delayed nucleation normally resulted in a rougher surface morphology, which eventually degrades the dielectric performance of the high- $\varepsilon$  dielectric layer on the top. This is apparently the case for Ru thin film growth by ALD,<sup>[99]</sup> where the chemical bonding type (ionic, covalent, or metallic) of the substrates surface play a key role in determining the initial nucleation delay. Ionic and metallic bonding generally favored the more fluent nucleation.<sup>[58,99]</sup> It was also reported that the supply of oxygen from a growing surface or sub-surface to chemically adsorbing Ru-precursor molecules is crucial to the ALD of Ru.<sup>[100]</sup> However, the authors recently reported that the catalytic dissociative adsorption of O2 molecules do not play a role in nucleating the Ru layer on a metal surface.<sup>[101]</sup> Figure 10a shows the change in the Ru layer density on various substrates as a function of the number of ALD cycles when 2,4-(dimethylpentadienyl)(ethylcyclopentadienyl)Ru (DER) and O2 were used as the Ru-precursor and reactant, respectively, at an ALD temperature of 250 °C. The more covalently bonded substrates (SiO<sub>2</sub> and TiN) showed the longest incubation cycles, whereas the metallic Pt and Au substrates showed almost negligible incubation cycles.<sup>[101]</sup> The ionic TiO<sub>2</sub> substrate showed an intermediate value. It should be noted that catalytic Pt and noncatalytic Au toward the dissociative adsorption of O2 did not show any difference in growth behavior. The importance of this behavior is discussed in detail elsewhere.<sup>[101]</sup> Figure 10b shows



**Figure 10.** a) Change in the Ru layer density of Ru films on various substrates as a function of deposition cycles.<sup>[101]</sup> Reproduced with permission [101]. Copyright 2010, American Chemical Society. b) Cross-section SEM image of Ru film on the contact hole with an aspect ratio of 17.<sup>[99]</sup> Reproduced with permission [99]. Copyright 2007, American Institute of Physics. c) AES depth profile of oxygen concentration in the Ru films grown on native oxide/Si substrate.

the excellent step coverage of the Ru layer grown on the contact hole with an aspect ratio of 17 formed in the  $SiO_2$  layer.

The residual oxygen in the Ru film induces several problems, such as oxidation of the underlying TiN layer and agglomeration during the PDA. Figure 10c shows that the excessive oxygen pulse time (5 s) during ALD results in residual oxygen in the film. Meanwhile, the growth of stoichiometric RuO<sub>2</sub> is not feasible using a similar ALD process by simply increasing the O<sub>2</sub> pulse to a longer time because the oxidized RuO<sub>2</sub> layer is easily reduced during the subsequent MO precursor pulse step. Therefore, Kim et al. reported that a back ground flow of oxygen during the entire ALD steps is necessary to achieve a RuO<sub>2</sub> film by ALD.<sup>[102]</sup>

There is another approach for producing Ru thin films, where an inorganic RuO<sub>4</sub> precursor was adopted and reduced with the assistance of H<sub>2</sub> gas, which is in contrast to the oxidative deposition of MO Ru-precursors.<sup>[103,104]</sup> Although Gatineau et al. reported that ALD type growth is probable with this precursor,<sup>[104]</sup> it was recently reported that Ru film growth by this precursor was governed mainly by a CVD-type deposition mechanism, where the ALD-like source pulse–purge–reactant pulse–purge steps were repeated.<sup>[103]</sup> **Figure 11a** shows the changes in the Ru layer density as a function of the pulse-CVD (p-CVD) cycle number using the RuO<sub>4</sub> precursor and H<sub>2</sub> (5% in N<sub>2</sub> dilute gas) reduction gas at a growth temperature of 230 °C. Here, RuO<sub>4</sub> was dissolved in a methyl-ethyl fluorinated solvent, vaporized at 3 °C and pulsed for 3 s. H<sub>2</sub> reduction gas was pulsed for 10 s. A higher growth

UNCTIONAL

www.afm-iournal.de



**Figure 11.** a) Variations in the Ru layer density of the films as a function of the number of cycles on various substrates.<sup>[103]</sup> Reproduced with permission [103]. Copyright 2009, American Chemical Society. b) Variation in the RMS roughness of 20 nm thick Ru films grown by p-CVD and ALD methods, respectively, as a function of RTA temperature.<sup>[103]</sup> Reproduced with permission [103]. Copyright 2009, American Chemical Society. c) TEM image of ATO/thin Ru layer grown from RuO<sub>4</sub>/TiN stack.<sup>[105]</sup> d) Cross-section SEM image of p-CVD Ru film showing three-dimensional conformality on a hole structure with a opening diameter of 100 nm and a depth of 1000 nm.<sup>[103]</sup> Reproduced with permission [103]. Copyright 2009, American Chemical Society.

rate (0.18 nm per cycle) than the ALD process and a negligible incubation cycle were observed on the TiN substrate. This is in contrast to the ALD process with MO precursors.<sup>[99]</sup> The negligible incubation cycle suggests that nucleation was more fluent than the ALD process, which was confirmed in Figure 11b. The lower surface roughness of the as-deposited film by the p-CVD process using RuO<sub>4</sub> compared to the DER ALD process corroborates the more fluent nucleation, which was further confirmed by the AFM images in the inset. Furthermore, the p-CVD Ru films showed higher thermal stability due to the very low impurity concentration.<sup>[103]</sup> Interestingly, the oxygen concentration was even lower than that in the ALD films, suggesting the complete removal of oxygen by the H<sub>2</sub> reduction gas.<sup>[103]</sup> The highly uniform Ru film on the TiN substrate with a thickness as low as 2 nm (compare this with Figure 4c) was confirmed by highresolution TEM (Figure 11c), where the ATO thin film was deposited on top of the p-CVD Ru/TiN layer.

There is some concern that CVD films generally have inferior step coverage to that of the ALD films. However, this is not the case here. The cross-section SEM image in Figure 11d shows highly conformal Ru layer growth by the p-CVD process over a severe 3D contact hole structure. This might be due to the high surface mobility of the adsorbed precursor molecules.



Figure 12 shows the GAXRD patterns of the 18 nm thick  $TiO_2$  films on the TiN and Ru/TiN electrodes, where 1.6–8.0 nm thick Ru layers were grown on a non-plasma treated TiN layer by a p-CVD process. The  $TiO_2$  layer on a Ru buffer layer, as thin as 1.6 nm, already shows a complete transition of its crystal structure from anatase (on TiN) to rutile. This is due to the very uniform growth of the Ru layer, even with such a small thickness, by this p-CVD process. More details on this will be reported elsewhere.<sup>[105]</sup>

As discussed in detail in section 2.2, the surface of a Ru layer is eventually oxidized in order for it to work as a suitable electrode for TiO<sub>2</sub> and ATO films. In addition, the STO/Ru interface has only a potential barrier height of ~0.5 eV, which is not high enough to suppress electron injection.[106] RuO<sub>2</sub> has a higher work function (~5.1 eV)<sup>[107]</sup> than Ru (4.7 eV). Therefore,  $RuO_2$ may further improve the  $J-t_{ox}$  performance of STO films by decreasing the leakage current. As described previously, attempts have been made to form a thin, uniform and dense  $RuO_2$  layer by a range of oxidation methods. However, the p-CVD of RuO2 thin films was a much better method for achieving a better dielectric performance of a dielectric film grown on top through its smoother and denser structure. RuO2 films were grown



Figure 12. GAXRD patterns of  $TiO_2$  films on TiN and 1.6, 3.2, 4.8, and 8 nm thick Ru/TiN substrates.

www.afm-iournal.de



www.MaterialsViews.com



**Figure 13.** a) J-V curves of the ATO films with similar  $t_{ox}$  values grown on p-CVD Ru and RuO<sub>2</sub> electrodes by O<sub>3</sub>-thermal ALD process and O<sub>2</sub> PEALD processes (1/60 and 1/90 stand for the Al/[Al±Ti] precursor feeding cycle ratio). b) Cross-section SEM image of p-CVD RuO<sub>2</sub> film grown on a SiO<sub>2</sub> hole structure with an aspect ratio of 10.

using the same p-CVD method with a shorter H<sub>2</sub> reduction gas pulse time (1-5 s). The details will be reported elsewhere.<sup>[108]</sup> Figure 13a shows the *I*-V curves of ATO films with similar  $t_{\rm ox}$  values grown on sputtered Ru electrodes using the O<sub>3</sub>process ( $t_{ox} = 0.48$  nm), on sputtered Ru electrodes using the  $O_2$ -plasma process ( $t_{ox} = 0.50$  nm), and on p-CVD RuO<sub>2</sub> electrodes using the O<sub>2</sub>-plasma process ( $t_{ox} = 0.46$  nm). Even with the smaller  $t_{ox}$  value, the ATO films on the p-CVD RuO<sub>2</sub> electrode showed the smallest leakage current density (~ $1 \times 10^{-8}$ A cm<sup>-2</sup> at 0.8 V). This may be due to the RuO<sub>2</sub> layer having a very smooth surface morphology (RMS roughness ~1.73 nm at a thickness of 21.6 nm) and denser microstructure. The p-CVD RuO<sub>2</sub> film also showed highly conformal deposition behavior over the 3D contact hole structure, as shown in Figure 13b. Therefore, p-CVD RuO<sub>2</sub> is a promising material as the bottom electrode in a future DRAM capacitor. Further details on RuO<sub>2</sub> and dielectric films on RuO<sub>2</sub> electrode will be reported elsewhere.[108]

### 3. Concluding Remarks

This article reviewed the recent improvements in the fabrication of MIM capacitors, which may find applications in highly scaled DRAMs (<30 nm technology node). Perhaps perovskite STO (or (Ba,Sr)TiO<sub>3</sub>) should be the ultimate material in present-style DRAM capacitors. However, the detrimental effect of the interface region on the overall dielectric performance, and the still immature process technology may hinder its easy adoption in the near term. In the mean time, TiO<sub>2</sub> or ATO may fill the technology gap between the preset ZAZ type dielectric and STO. Achieving rutile TiO<sub>2</sub> and ATO within a useful ALD window may be feasible due to local epitaxy between RuO<sub>2</sub> and TiO<sub>2</sub> (ATO also). The continuous and tremendous developments in processing technology with the advancements in precursor chemistry have been made over the past several years. The RuO<sub>4</sub>-based p-CVD process of a Ru electrode (also RuO<sub>2</sub>) on a TiN layer made the process more feasible as a mass-production compatible one. Currently, planar structured MIM capacitors with a laboratory scale experiment under a non-ideal environment confirmed that a minimum  $t_{ox}$  of ~0.46 nm can be achieved with a safe leakage current level. A similar minimum  $t_{ox}$  level was achieved using STO films. However, further  $t_{ox}$  scaling is expected due to the larger dielectric constant.

These improvements in the MIM capacitor technology might be used in other fields. The bulk-ceramic type multi layer ceramic capacitor is approaching its technical limit.<sup>[109]</sup> Applying thin film type MIM technology to this field must be a natural consequence, even though there are several technical challenges remaining.<sup>[110–112]</sup> Applying them to a super-capacitor for energy storage is another feasible area.<sup>[1,113]</sup>

## Acknowledgements

Dr. S. K. Kim and Dr. S. W. Lee contributed equally to this work. This work was supported by the IT R&D program of MKE/KEIT. [KI002178, Development of a mass production compatible capacitor for next generation DRAM], Converging Research Center Program through the National Research Foundation of Korea (NRF) funded by the Ministry of Education, Science and Technology (2009-0081961), and WCU (World Class University) program through National Research Foundation of Korea funded by the Ministry of Education, Science and Technology (R31-2008-000-10075-0).

Received: March 29, 2010 Published online: August 23, 2010

- P. Banerjee, I. Perez, L. Henn-Lecordier, S. B. Lee, G. W. Rubloff, Nat. Nanotechnol. 2009, 4, 292.
- [2] A. S. Aricò, P. Bruce, B. Scrosati, J.-M. Tarascon, W. V. Schalkwijk, *Nat. Mater.* 2005, 4, 366.
- [3] K. Kim, S. Y Lee, Microelectron. Eng. 2007, 84, 1976.
- [4] International Technology Roadmap for Semiconductorshttp://www. itrs.net/Links/2009ITRS/ (accessed August 2010)
- [5] J. Robertson, J. Non-Cryst. Solids 2002, 303, 94.
- [6] Y.-P. Zhao, G.-C. Wang, T.-M. Lu, G. Palasantzas, J. Th. M. De Hosson, Phys. Rev. B 1999, 60, 9157.
- [7] D.-S. Kil, H.-S. Song, K.-J. Lee, K. Hong, J.-H. Kim, K.-S. Park, S.-J. Yeom, J.-S. Roh, N.-J. Kwak, H.-C. Sohn, J.-W. Kim, S.-W. Park, VLSI Symp. Technol. Dig. 2006, 38.
- [8] H. J. Cho, Y. D. Kim, D. S. Park, E. Lee, C. H. Park, J. S. Jang, K. B. Lee, H. W. Kim, Y. J. Ki, I. K. Han, Y. W. Song, *Solid-State Electron*. 2007, *51*, 1529.
- [9] K. H. Kuesters, M. F. Beug, U. Schroeder, N. Nagel, U. Bewersdorff, G. Dallmann, S. Jakschik, R. Knoefler, S. Kudelka, C. Ludwig, D. Manger, W. Mueller, A. Tilke, *Adv. Eng. Mater.* **2009**, *11*, 241.
- [10] J. Niinistö, K. Kukli, M. Heikkilä, M. Ritala, M. Leskelä, Adv. Eng. Mater. 2009, 11, 223.
- [11] C. S. Hwang, S. O. Park, H.-J. Cho, C. S. Kang, H.-K. Kang, S. I. Lee, M. Y. Lee, *Appl. Phys. Lett.* **1995**, *67*, 2821.
- [12] C. S. Hwang, J. Appl. Phys. 2002, 92, 432.
- [13] C. T. Black, J. J. Welser, IEEE Trans. Electron Devices 1999, 46, 776.
- [14] K. Natori, D. Otani, N. Sano, Appl. Phys. Lett. 1998, 73, 632.
- [15] S. Y. No, J. H. Oh, C. B. Jeon, M. Schindler, C. S. Hwang, H. J. Kim, J. Electrochem. Soc. 2005, 152, C435.
- [16] P. Y. Lesaicherre, H. Yamaguchi, Y. Miyasaka, H. Watanabe, H. Ono, M. Yoshida, *Integr. Ferroelectr.* **1995**, *8*, 201.

### FUNCTIONAL MATERIALS

- [17] N. Menou, M. Popovici, S. Clima, K. Opsomer, W. Polspoel,
  B. Kaczer, G. Rampelberg, K. Tomida, M. A. Pawlak, C. Detavernier,
  D. Pierreux, J. Swerts, J. W. Maes, D. Manger, M. Badylevich,
  V. Afanasiev, T. Conard, P. Favia, H. Bender, B. Brijs, W. Vandervorst,
  - S. Van Elshocht, G. Pourtois, D. J. Wouters, S. Biesemans, J. A. Kittl, J. Appl. Phys. **2009**, *106*, 094101.
- [18] S. Clima, G. Pourtois, N. Menou, M. Popovici, A. Rothschild, B. Kzczer, S. Van Elshocht, X. P. Wang, J. Swerts, D. Pierreux, S. De Gendt, D. J. Wouters, J. A. Kittl, *Microelectron. Eng.* **2009**, *86*, 1936.
- [19] T. Kawahara, M. Yamamuka, A. Yuuki, K. Ono, Jpn. J. Appl. Phys. 1996, 35, 4880.
- [20] M. S. Tsai, S. C. Sun, T.-Y. Tseng, IEEE Trans. Electron Devices 1999, 46, 1829.
- [21] X. L. Li, B. Chen, H. Y. Jing, H. B. Lu, B. R. Zhao, Z. H. Mai, Q. J. Jia, Appl. Phys. Lett. 2005, 87, 222905.
- [22] B. T. Lee, C. S. Hwang, Appl. Phys. Lett. 2000, 77, 124.
- [23] M. Shahjahan, N. Takahashi, K. Sawada, M. Ishida, Jpn. J. Appl. Phys. 2002, 41, L1474.
- [24] K. Hirose, H. Kitahara, T. Hattori, Phys. Rev. B 2003, 67, 195313.
- [25] D. S. Boesch, J. Son, J. M. LeBeau, J. Cagnon, S. Stemmer, Appl. Phys. Express 2008, 1, 091602.
- [26] M. Stengel, N. A. Spaldin, Phys. Rev. B 2007, 75, 205121.
- [27] B. Lee, C.-K. Lee, S. Han, J. Lee, C. S. Hwang, J. Appl. Phys. 2008, 103, 024106.
- [28] M. Stengel, N. A. Spaldin, *Nature* **2006**, *443*, 679.
- [29] B. Lee, S. Han, J. Lee, J. Korean Phys. Soc. 2008, 52, 70.
- [30] B. Lee, S. Han, unpublished.
- [31] U. Diebold, Surf. Sci. Rep. 2003, 48, 53.
- [32] C. Lee, P. Ghosez, X. Gonze, Phys. Rev. B 1994, 50, 13379.
- [33] K. J. Hubbard, D. G. Schlom, J. Mater. Res. 1996, 11, 2757.
- [34] G. A. Battiston, R. Gerbasi, M. Porchia, S. Cattarin, G. A. Rizzi, *Thin Solid Films* 2000, 371, 126.
- [35] V. Sammelselg, A. Rosental, A. Tarre, L. Niinistö, K. Heiskanen, K. Ilmonen, L.-S. Johansson, T. Uustare, *Appl. Surf. Sci.* **1998**, *134*, 78.
- [36] I. Djerdj, A. M. Tonejc, M. Bijeli , V. Vraneša, A. Turkovi , Vacuum 2005, 80, 371.
- [37] M. Ritala, M. Leskelä, L. Niinistö, P. Haussalo, Chem. Mater. 1993, 5, 1174.
- [38] S. K. Kim, S. Hoffmann-Eifert, S. Mi, R. Waser, J. Electrochem. Soc. 2009, 156, D296.
- [39] J. Aarik, A. Aidla, T. Uustare, K. Kukli, V. Sammelselg, M. Ritala, M. Leskelä, Appl. Surf. Sci. 2002, 193, 277
- [40] M. Schuisky, A. Hårsta, A. Aidla, K. Kukli, A.-A. Kiisler, J. Aarik, J. Electrochem. Soc. 2000, 147, 3319.
- [41] A. Rahtu, M. Ritala, Chem. Vapor. Deposition 2002, 8, 21.
- [42] M. Ritala, M. Leskelä, E. Rauhala, Chem. Mater. 1994, 6, 556.
- [43] M. Schuisky, J. Aarik, K. Kukli, A. Aidla, A. Hårsta, Langmuir 2001, 17, 5508.
- [44] J. Aarik, A. Aidla, H. Mändar, T. Uustare, M. Schuisky, A. Hårsta, J. Cryst. Growth 2002, 242, 189.
- [45] S. K. Kim, W.-D. Kim, K.-M. Kim, C. S. Hwang, J. Jeong, Appl. Phys. Lett. 2004, 85, 4112.
- [46] S. K. Kim, G. W. Hwang, W.-D. Kim, C. S. Hwang, Electrochem. Solid-State Lett. 2006, 9, F5.
- [47] K. Fröhlich, J. Aarik, M. Tapajna, A. Rosová, A. Aidla, E. Dobročka,
   K. Hušková, J. Vac. Sci. Technol. B 2009, 27, 266.
- [48] W. D. Kim, G. W. Hwang, O. S. Kwon, S. K. Kim, M. Cho, D. S. Jeong, S. W. Kee, M. H. Seo, C. S. Hwang, Y.-S. Min, Y. J. Cho, *J. Electrochem. Soc.* 2005, 152, C552.
- [49] G.-J. Choi, S. K. Kim, S.-J. Won, H. J. Kim, C. S. Hwang, J. Electrochem. Soc. 2009, 156, G138.
- [50] S.-J. Won, S. Suh, S. W. Lee, G.-J. Choi, C. S. Hwang, H. J. Kim, Electrochem. Solid-State Lett. 2010, 13, G13.



www.MaterialsViews.com

- [51] H. Kwon, H.-H. Park, B.-H. Kim, J. S. Ha, J. Electrochem. Soc. 2009, 156, G13.
- [52] D.-K. Joo, J.-S. Park, S.-W. Kang, Electrochem. Solid-State Lett. 2009, 12, H77.
- [53] S. K. Kim, S. Y. Lee, M. Seo, G.-J. Choi, C. S. Hwang, J. Appl. Phys. 2007, 102, 024109.
- [54] S. K. Kim, G.-J. Choi, S. Y. Lee, M. Seo, S. W. Lee, J. H. Han, H.-S. Ahn, S. Han, C. S. Hwang, *Adv. Mater.* **2008**, *20*, 1429.
- [55] M. L. Green, M. E. Gross, L. E. Papa, K. L. Schnoes, D. Brasen, J. Electrochem. Soc. 1985, 132, 2677.
- [56] G.-J. Choi, S. K. Kim, S. Y. Lee, W. Y. Park, M. Seo, B. J. Choi, C. S. Hwang, J. Electrochem. Soc. 2009, 156, G71.
- [57] S.-H. Kwon, O.-K. Kwon, J.-H. Kim, H.-R. Oh, K.-H. Kim, S.-W. Kang, J. Electrochem. Soc. 2008, 155, H296.
- [58] S. Y. Kang, C. S. Hwang, H. J. Kim, J. Electrochem. Soc. 2005, 152, C15.
- [59] D. M. Smyth, The Defect Chemistry of Metal Oxides, Oxford University Press, New York 2000
- [60] S. K. Kim, C. S. Hwang, J. Appl. Phys. 2004, 96, 2323.
- [61] S. K. Kim, S. W. Lee, C. S. Hwang, Y.-S. Min, J. Y. Won, J. Jeong, J. Electrochem. Soc. 2006, 153, F69.
- [62] S. K. Kim, G. J. Choi, J. H. Kim, C. S. Hwang, Chem. Mater. 2008, 20, 3723.
- [63] C. S. Hwang, S. O. Park, C. S. Kang, H. J. Cho, H. K. Kang, S. T. Ahn, M. Y. Lee, *Jpn. J. Appl. Phys.* **1995**, *34*, 5178.
- [64] S. O. Park, C. S. Hwang, C. S. Kang, H. J. Cho, S. I. Lee, M. Y. Lee, Jpn. J. Appl. Phys. **1996**, 35, 1548.
- [65] T. Kuroiwa, Y. Tsunemine, T. Horikawa, T. Makita, J. Tanimura, N. Mikami, K. Sato, Jpn. J. Appl. Phys. 1994, 33, 5187.
- [66] K. Takemura, T. Sakuma, Y. Miyasaka, Appl. Phys. Lett. 1994, 64, 2967.
- [67] C. S. Hwang, C. S. Kang, H. J. Cho, S. O. Park, B. T. Lee, J. W. Kim, H. Horii, S. I. Lee, M. Y. Lee, *Integr. Ferroelectr.* **1996**, *12*, 199
- [68] C. S. Kang, C. S. Hwang, H. J. Cho, B. T. Lee, S. O. Park, J. W. Kim, H. Horii, S. I. Lee, M. Y. Lee, *Jpn. J. Appl. Phys.* **1996**, *35*, 4890.
- [69] T. Kawahara, M. Yamamuka, A. Yuuki, K. Ono, Jpn. J. Appl. Phys. 1995, 34, 5077.
- [70] H. Yamaguchi, P. Y. Lesaicherre, T. Sakuma, Y. Miyasaka, A. Ishitani, M. Yoshid, *Jpn. J. Appl. Phys.* **1993**, *32*, 4069.
- [71] C. S. Hwang, J. Park, D. S. Hwang, C. Y. Yoo, J. Electrochem. Soc. 2001, 148, G636.
- [72] C. S. Hwang, S. Y. No, J. Park, H. J. Kim, H. J. Cho, Y. K. Han, K. Y. Oh, J. Electrochem. Soc. 2002, 149, G585.
- [73] C. S. Hwang, in Chemical Vapor Deposition (Surface Engineering Series, Vol. 2) (Eds.: J.-H. Park, T. S. Sudarshan), ASM International, Ohio 2001, ch. 7, pp. 205–241.
- [74] C. S. Hwang, Mater. Sci. Eng., B 1998, 56, 178.
- [75] M. Vehkamäki, T. Hatanpää, T. Hänninen, M. Ritala, M. Leskelä, *Electrochem. Solid-State Lett.* **1999**, 2, 504
- [76] O. S. Kwon, S. K. Kim, M. Cho, C. S. Hwang, J. Jeong, J. Electrochem. Soc. 2005, 152, C229.
- [77] O. S. Kwon, S. W. Lee, J. H. Han, C. S. Hwang, J. Electrochem. Soc. 2007, 154, G127.
- [78] D. S. Kil, J. M. Lee, J. S. Roh, Chem. Vap. Deposition 2002, 8, 195.
- [79] M. Vehkamäki, T. Hänninen, M. Ritala, M. Leskelä, T. Sajavaara, E. Rauhala, J. Keinonen, *Chem. Vap. Deposition* **2001**, *7*, 75.
- [80] A. Kosola, M. Putkonen, L-S. Johansson, L. Niinistö, Appl. Surf. Sci. 2003, 211, 102.
- [81] J. H. Ahn, J. Y. Kim, S. W. Kang, J. H. Kim, J. S. Roh, Appl. Phys. Lett. 2007, 91, 062910.
- [82] P. Soininen, E. Nykänen, L. Niinistö, M. Leskelä, Chem. Vap. Deposition 1996, 2, 69.
- [83] M. Tarutani, M. Yamamuka, T. Takenaga, T. Kuroiwa, T. Horikawa, *Thin Solid Films* **2002**, 409, 8.
- [84] S. W. Lee, O. S. Kwon, J. H. Han, C. S. Hwang, Appl. Phys. Lett. 2008, 92, 222903.

FEATURE ARTICLE



FUNCTIONA

www.afm-journal.de

- www.MaterialsViews.com
- [85] S. W. Lee, J. H. Han, O. S. Kwon, C. S. Hwang, J. Electrochem. Soc. 2008, 155, G253.
- [86] T. P. Holme, F. B. Prinz, J. Phys. Chem. A 2007, 111, 8147.
- [87] S. W. Lee, J. H. Han, S. K. Kim, S. Han, J. H. Jang, C. S. Hwang, unpublished.
- [88] M. Popovici, S. Van Elshocht, N. Menou, J. Swerts, D. Pierreux, A. Delabie, B. Brijs, T. Conard, K. Opsomer, J. W. Maes, D. J. Wouters, J. A. Kittl, *J. Electrochem. Soc.* **2010**, *157*, G1.
- [89] N. Menou, X. P. Wang, B. Kaczer, W. Polspoel, M. Popovici, K. Opsomer, M. A. Pawlak, W. Knaepen, C. Detavernier, T. Blomberg, D. Pierreux, J. Swerts, J. W. Maes, P. Favia, H. Bender, B. Brijs, W. Vandervorst, S. Van Elshocht, D. J. Wouters, S. Biesemans, J. A. Kittl, *Tech. Dig.-Int. Electron Devices Meet.* **2008**, 929.
- [90] C. C. Hsu, J. W. Coburn, D. B. Graves, J. Vac. Sci. Technol. A 2006, 24, 1.
- [91] T. Yunogami, K Nojiri, J. Vac. Sci. Technol. B 2000, 18, 1911.
- [92] J. Song, H. R. Kim, J. Park, S. Jeong, C. S. Hwang, J. Mater. Res. 2002, 17, 1789.
- [93] S. Y. Kang, H. J. Lim, C. S. Hwang, H. J. Kim, J. Electrochem. Soc. 2002, 149, C317.
- [94] K. Kawano, H. Kosuge, N. Oshima, H. Funakubo, Electrochem. Solid-State Lett. 2007, 10, D60.
- [95] K. C. Smith, Y.-M. Sun, N. R. Mettlach, R. L. Hance, J. M. White, *Thin Solid Films* **2000**, *376*, 73.
- [96] E. P. Boyd, D. R. Ketchum, H. Deng, S. G. Shore, Chem. Mater. 1997, 9, 1154.
- [97] S. Y. Kang, K. H. Choi, S. K. Lee, C. S. Hwang, H. J. Kim, J. Electrochem. Soc. 2000, 147, 1161.
- [98] B. S. Kim, S. Y. Kang, H. S. Seo, C. S. Hwang, H. J. Kim, Electrochem. Solid-State Lett. 2007, 10, D113.

- [99] S. K. Kim, S. Y. Lee, S. W. Lee, G. W. Hwang, C. S. Hwang, J. W. Lee, J. Jeong, J. Electrochem. Soc. 2007, 154, D95.
- [100] T. Aaltonen, A. Rahtu, M. Ritala, M. Leskelä, Electrochem. Solid-State Lett. 2003, 6, C130.
- [101] S. K. Kim, J. H. Han, G. H. Kim, C. S. Hwang, Chem. Mater. 2010, 22, 2850.
- [102] J. H. Kim, D. S. Kil, S. J. Yeom, J. S. Roh, N. J. Kwak, J. W. Kim, *Appl. Phys. Lett.* **2007**, *91*, 052908.
- [103] J. H. Han, S. W. Lee, G. J. Choi, S. Y. Lee, C. S. Hwang, C. Dussarrat, J. Gatineau, *Chem. Mater.* **2009**, *21*, 207.
- [104] J. Gatineau, K. Yanagita, C. Dussarrat, Microelectron. Eng. 2006, 83, 2248.
- [105] S. Han, J. H. Han, S. K. Kim, S. W. Lee, M. Seo, C. S. Hwang, in preparation.
- [106] S. W. Lee, J. H. Han, C. S. Hwang, Electrochem. Solid-State Lett. 2009, 12, G69.
- [107] E. V. Jelenkovic, K. Y. Tong, J. Vac. Sci. Technol. B 2004, 22, 2319.
- [108] J. H. Han, S. W. Lee, S. K. Kim, S. Han, C. S. Hwang, in preparation.
- [109] J.-O. Hong, S.-H. Kim, K.-H. Hur, J. Korean Ceram. Soc. 2009, 46, 161.
- [110] M. M. Watt, P. Woo, T. Rywak, L. McNeil, A. Kassam, V. Joshi, J. D. Cuchiaro, B. M. Melnick, *IEEE Int. Symp. Appl. Ferroelectr.*, *11th* **1998**, pp. 11.
- [111] K. M. Kim, S. Y. Lee, G. J. Choi, J. H. Han, C. S. Hwang, Electrochem. Solid-State Lett. 2010, 13, G1.
- 112J. W. Kim, C. S. Hwang, K. H. Hur, US Patent, US 6,980,413 B1, 2005.
- [113] J. H. Klootwijk, K. B. Jinesh, W. Dekkers, J. F. Verhoeven, F. C. Van Den Heuvel, H.-D. Kim, D. Blin, M. A. Verheijen, R. G. R. Weemaes, M. Kaiser, J. J. M. Ruigrok, F. Roozeboom, *IEEE Electron Device Lett.* **2008**, *29*, 740.